

# Independent University, Bangladesh Department of Computer Science and Engineering

# **Course Outline**

Course Title: Computer Organization and Architecture
Course Code: CSE214, CSC 311
Spring 2018, STs at 8:0 a.m. (section-1) Room: 6009, Level 4,
Duration: 1:30 mnts

#### Instructor's details:

Mohammad Noor Nabi Senior Lecturer

Office: Room-6005B, Visiting Hours: STs at 09:40 a.m. to 11:20 p.m. (or by appointment)

Cell: 01552381470, Email: mnnabi@iub.edu.bd

# **Course Description**

This is one of the core courses of Computer Science and Engineering with particular emphasis on computer organization and architecture; concept of computer as hierarchical system; and problems and methods of designing computers. The main objective of this course is to learn how certain operating system functions are supported by computer hardware organization. Understanding how various performance enhancements to computers are achieved and to be able to make an informed comparison among competing architectures for a given purpose.

#### **Course Policy:**

- It is the student's responsibility to gather information about the assignments and covered topics during the lectures missed. Regular class attendance is mandatory. Points will be taken off for missing classes. Without 70% of attendance, sitting for final exam is NOT allowed. According to IUB system students must enter the classroom within the first 20 minutes to get the attendance submitted.
- 2. The date and syllabus of quiz, midterm and final exam is already given here, however, announcements will be given ahead of time. There is **NO** provision for make-up quizzes.
- 3. The reading materials for each class will be given prior to that class so that student may have a cursory look into the materials.
- 4. Class participation is vital for better understanding of sociological issues. Students are invited to raise questions.
- 5. Students should take tutorials with the instructor during the office hours. Prior appointment is required.
- 6. Students must maintain the IUB code of conduct and ethical guidelines offered by the school of engineering and computer sciences.

#### **Assessment and Marks Distribution:**

Students will be assessed on the basis of their overall performance in all the exams, quizzes, and class participation. Final numeric reward will be the compilation of:

- Three quizzes due in different times of the semester (30%)
- Two assignment (field based) (15%)
- One mid-term test (fourth week of June) (25%)
- A cumulative final exam (30%)

[Class attendance is mandatory; failure to do so may deduct the final marks]

# **Grade Conversion Scheme plan:**

The following chart will be followed for grading. This has been customized from the guideline provided by the School of Engineering and Computer Science.

| Α      | Α-    | B+    | В     | B-    | C+    | С     | C-    | D+    | D     | F    |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| 90-100 | 85-89 | 80-84 | 75-79 | 70-74 | 65-69 | 60-64 | 55-59 | 50-54 | 45-49 | 0-44 |

<sup>\*</sup> Numbers are inclusive

# **Required Text:**

The course will be based mostly on the following books [some other books and journals may be referred time to time]:

- William Stallings Computer Organization and Architecture Design for Performance [8<sup>th</sup> or later International Editions], Prentice Hall
- John P. Hays Computer Architecture and Organization [3<sup>rd</sup> or later International Editions] WCB/McGraw-Hill.

# **Link to Virtual Learning System:**

https://piazza.com/independent\_university\_bangladesh/spring2018/csc413cse315/home

# Audit:

Students who are willing to audit the course are welcome during the first two classes and are advised to contact the instructor after that.

# Note:

Plagiarism – that is, the presentation of another person's thoughts or words as though they were the student's own – must be strictly avoided. Cheating and plagiarism on exam and assignments are unacceptable.

#### **University Regulation and Code of Conduct:**

Please see the Green Book for further information about academic regulation and policies, including withdrawal and grading, appeals and penalties for plagiarism and academic misconduct.

#### Students with Disabilities:

Students with disabilities are required to inform the Department of Law of any specific requirement for classes or examination as soon as possible.

# More Readings:

- John D. Carpinelli Computer Systems Organization and Architecture [1<sup>st</sup> or later International Editions] Pearson
- Hennessy and Peterson Computer Architecture, A Quantitative Approach [4<sup>th</sup> or later International Editions] Elsevier

# Class & Exam Schedule plan, Topics and Readings:

| Sessions    | Topics                                                                                           | Learning Outcome                                                                                                                                                                                                                                                          | Readings                                                             |
|-------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| Session – 1 | Introduction                                                                                     | <ol> <li>Students will be able to know each other</li> <li>Students will learn about the course policy</li> <li>Students will be able to plan for the exams</li> </ol>                                                                                                    |                                                                      |
| Session – 2 | Key Concepts in Computer organization and architecture                                           | Students will learn the background of organization and architecture     They will be able to categorize structure and function of computer     They will be able to focus on CPU and control unit,                                                                        | Handout (available on<br>Virtual Learning System)<br>Stallings, Ch-1 |
| Session – 3 | Key Concepts in Computer Evolution and Performance                                               | <ol> <li>They will be able to learn computer evolution.</li> <li>They will be able to categorize design and performance</li> <li>Students will be able to know The Von Neumann Machine and structure of IAS computer.</li> </ol>                                          | Handout (available on<br>Virtual Learning System)<br>Stallings, Ch-2 |
| Session – 4 | Key concepts and top level view of computer function and interconnection                         | <ol> <li>Students will learn about computer components and instruction cycle states</li> <li>Students will learn about interrupts systems use in efficient use of computing resources.</li> <li>They will learn interconnection structures</li> </ol>                     | Handout (available on<br>Virtual Learning System)<br>Stallings, Ch-3 |
| Session – 5 | Key concepts and top level view of computer function and interconnection Quiz 1 due [Assignment] | <ol> <li>The will be able know issues regarding multiple bus hierarchies and bus arbitration.</li> <li>Students will be able to know different bus operations</li> <li>They will be able to know PCI and other bus architectures.</li> </ol>                              | Handout (available on<br>Virtual Learning System)<br>Stallings, Ch-3 |
| Session – 6 | Internal Memory: Cache Memory                                                                    | Students learn about characteristics of memory systems and the memory hierarchy     They will know about cache memory principles and elements of cache memory design     They will learn about cache memory mapping                                                       | Handout (available on<br>Virtual Learning System)<br>Stallings, Ch-4 |
| Session – 7 | Internal Memory: Cache Memory                                                                    | <ol> <li>Students will learn about direct, associative and set associative cache memory design</li> <li>They will learn about replacement algorithms</li> <li>They will learn about writing policies and cache coherence issues in multiprocessor cache design</li> </ol> | Handout (available on<br>Virtual Learning System)<br>Stallings, Ch-4 |
| Session – 8 | Internal Memory: Main Memory                                                                     | 1. Students will learn about DRAM versus SRAM and use of different type of ROM.                                                                                                                                                                                           | Handout (available on<br>Virtual Learning System)                    |

|               |                              | 2. They will learn chip logics and packaging of RAM and ROM | Stallings, Ch-5                             |  |
|---------------|------------------------------|-------------------------------------------------------------|---------------------------------------------|--|
|               |                              | 3. They will learn about memory module                      |                                             |  |
|               |                              | organization                                                |                                             |  |
|               |                              | 1. Students will learn error correction technique:          |                                             |  |
|               |                              | parity method.                                              |                                             |  |
|               |                              | 2. They will learn about hamming code for single            | Handout (available on                       |  |
| Session – 9   | Internal Memory: Main Memory | bit error correction and double bit error detection.        | Virtual Learning System)<br>Stallings, Ch-5 |  |
|               |                              | 3. They will know Advance DRAM organization:                |                                             |  |
|               |                              | SDRAM, DDR1, DDR2, DDR3 DDR4 and cached                     |                                             |  |
|               |                              | DRAM                                                        |                                             |  |
|               |                              | 1. Students will learn magnetic disk: Read and              |                                             |  |
|               |                              | Write mechanisms.                                           | Handout (available on                       |  |
| Session – 10  | External Memory              | 2. They will learn about data organization and              | Virtual Learning System)                    |  |
| 36221011 – 10 | External Memory              | formatting.                                                 | Stallings, Ch-6                             |  |
|               |                              | 3. They will learn about physical characteristics and       | Stailings, Cri-6                            |  |
|               |                              | disk performance parameters.                                |                                             |  |
|               |                              | 1. Students learn about RAID technologies.                  |                                             |  |
|               |                              | 2. They will learn about optical memory devices:            | Handout (available on                       |  |
| Session – 11  | External Memory              | CD, DVD, Blue ray etc.                                      | Virtual Learning System)                    |  |
|               |                              | 3. They learn about Magnetic tape memory                    | Stallings, Ch-6                             |  |
|               |                              | organization.                                               |                                             |  |
|               |                              | 1. They will learn about generic models of I/O              |                                             |  |
|               | Input / Output               | module and external devices.                                | Handout (available on                       |  |
| Session – 12  |                              | 2. Students will learn major functions and                  | Virtual Learning System)                    |  |
| 30331011 12   |                              | structure of I/O module.                                    | Stallings, Ch-7                             |  |
|               |                              | 3. They will learn about different I/O techniques           | Julings, Cit-7                              |  |
|               |                              | including programmed I/O, Interrupt I/O and DMA             |                                             |  |
|               |                              | 1. Students will learn about I/O module design              |                                             |  |
|               |                              | issues.                                                     |                                             |  |
|               |                              | 2. They will learn about programmable interrupt             | Handout (available on                       |  |
| Session – 13  | Input / Output               | controller (8259) and programmable peripheral               | Virtual Learning System)                    |  |
|               | input/ Sutput                | interface(8255)                                             | Stallings, Ch-7                             |  |
|               |                              | 3. They will learn about DMA configuration, DMA             | Stamings, cm                                |  |
|               |                              | module (8237) and I/O channels and I/) channels             |                                             |  |
|               |                              | and processors.                                             |                                             |  |
| Session – 14  |                              | 1. Internal Memory: Cache Memory                            | Stallings, Chapter-4, 5 and 6               |  |
|               | Mid-term test (Class Time)   | 2. External Memory                                          |                                             |  |
|               |                              | 3 Input / Output                                            | _                                           |  |
| Session – 15  | Computer Arithmetic          | 1. Students will learn about arithmetic logic unit.         | Handout (available on                       |  |
|               | · ·                          | 2. They will learn about signed and unsigned                | Virtual Learning System)                    |  |

|              |                                                    | integer representation issues.                                                                                                                                                                                                                                                        |                                                                       |
|--------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
|              |                                                    | 3. They will learn about hardware algorithms for                                                                                                                                                                                                                                      |                                                                       |
|              |                                                    | addition, subtraction multiplication and division.  1. Students will learn about fixed and floating point                                                                                                                                                                             |                                                                       |
| Session – 16 | Computer Arithmetic <b>Quiz 2 due</b>              | representation.  2. They will learn about IEEE standard for binary floating point representation.  3. They will learn floating point arithmetic.                                                                                                                                      | Handout (available on<br>Virtual Learning System)<br>Stallings, Ch-9  |
| Session – 17 | Computer Arithmetic [ <b>Assignment</b> ]          | 1. Students will learn about hardware algorithms for floating point addition and subtraction.  2. They will learn about hardware algorithms for floating point multiplication and division  3. They will learn about rounding and IEEE standard for binary floating point arithmetic. | Handout (available on<br>Virtual Learning System)<br>Stallings, Ch-9  |
| Session – 18 | Processor Structure and Function                   | <ol> <li>Students will learn about processor organization and data flow during fetch cycle, indirect cycle and execute cycles.</li> <li>They will learn about instruction pipelining strategies.</li> <li>They will learn about speed up using pipeline.</li> </ol>                   | Handout (available on<br>Virtual Learning System)<br>Stallings, Ch-12 |
| Session – 19 | Processor Structure and Function <b>Quiz 3 due</b> | <ol> <li>Students will learn about pipeline hazards.</li> <li>They will learn branch prediction strategies.</li> </ol>                                                                                                                                                                | Handout (available on<br>Virtual Learning System)<br>Stallings, Ch-12 |
| Session – 20 | Reduced Instruction Set Computers                  | <ol> <li>Students will learn about RISC instruction execution characteristics.</li> <li>They will learn about use larger register file issues and compiler-based register optimization</li> <li>They will learn RISC versus CISC characteristics.</li> </ol>                          | Handout (available on<br>Virtual Learning System)<br>Stallings, Ch-13 |
| Session – 21 | Control Unit design                                | <ol> <li>Students will learn about Micro-operations.</li> <li>They will learn about micro-operations timing states during fetch, indirect, interrupt and execute sub cycles.</li> <li>They will learn about flow chart of instruction cycle micro operations.</li> </ol>              | Handout (available on<br>Virtual Learning System)<br>Stallings, Ch-15 |
| Session – 22 | Control Unit design                                | <ol> <li>Students will learn about functional requirement of control unit design.</li> <li>They will learn about generation control unit signals.</li> <li>They will learn about sequencing of control signals.</li> </ol>                                                            | Handout (available on<br>Virtual Learning System)<br>Stallings, Ch-15 |
| Session – 23 | Micro programmed control unit                      | 1. Students will learn about basic concepts micro                                                                                                                                                                                                                                     | Handout (available on                                                 |

|              |                         | instruction and its format in micro-programmed control unit.  2. They will learn about organization of control memory and functioning of micro-programmed control unit including wilkies micro-programmed control unit.  3. They will learn about micro-instruction sequencing and micro-instruction execution.                                | Virtual Learning System)<br>Stallings, Ch-16                          |
|--------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| Session – 24 | Multi core computers    | <ol> <li>Students will learn about hardware performance issues: pipelining, superscalar, and symmetric multithreading.</li> <li>They will learn about Software performance issues on multi-core.</li> <li>They will learn about multi-core organization includes Intel X86 multi-core organizations: core duo, core i3 and core i7.</li> </ol> | Handout (available on<br>Virtual Learning System)<br>Stallings, Ch-18 |
| Session – 25 | Self Study and Revision |                                                                                                                                                                                                                                                                                                                                                |                                                                       |
| Session – 26 | Final Exam              | <ol> <li>Computer Arithmetic</li> <li>Processor Structure and Function</li> <li>Reduced Instruction set computers</li> <li>Control Unit design</li> <li>Micro programmed control unit</li> <li>Multi core computers</li> </ol>                                                                                                                 | Stallings, Chapter-9, 12,<br>13, 15, 16 and 18                        |